

# JW5255

5A, 5.5V, 1MHz, 60uA I<sub>Q</sub> Synchronous Step-Down Converter

### DESCRIPTION

The JW<sup>®</sup>5255 is a monolithic buck switching regulator based on constant on-time (COT) control for fast transient response. Operating with an input range of 2.5V-5.5V, the JW5255 delivers 5A of continuous output current with integrated P-Channel and N-Channel MOSFETs. The internal synchronous power switches provide high efficiency. At light loads, the regulator operates in low frequency to maintain high efficiency.

The JW5255 guarantees robustness with hiccup output short-circuit protection, FB short-circuit protection, start-up current run-away protection, input under voltage lockout and thermal protection.

The JW5255 is available in 10-pin DFN3X3-10 package, which provides a compact solution with minimal external components.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of JoulWatt technology Inc.

### FEATURES

- 2.5V to 5.5V operating input range
- Up to 5A output current
- Up to 94% peak efficiency
- High efficiency at light load
- Adjustable soft-start
- 1MHz switching frequency
- Input under voltage lockout
- Short circuit protection
- Thermal protection
- Power good indication
- Available in DFN3×3-10 package

### APPLICATIONS

- 5V or 3.3V Point of Load Conversion
- LCD TV
- Notebook PC
- Storage Equipment
- GPU/DDR Power Supply



### ORDER INFORMATION

|                                                                                                                                                                                                                                                             |                      |           |                           | 1 |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|---------------------------|---|--|--|--|
|                                                                                                                                                                                                                                                             | DEVICE <sup>1)</sup> | PACKAGE   | TOP MARKING <sup>2)</sup> |   |  |  |  |
|                                                                                                                                                                                                                                                             | JW5255DFN#TRPBF      | DFN3×3-10 | JW5255<br>YW              |   |  |  |  |
| Notes:                                                                                                                                                                                                                                                      |                      |           |                           |   |  |  |  |
| JW# TRPBF    1) PB Free    Tape and Reel(If" TR" is not shown, it means tube)    Package Code    Part No.    JWPart No.    JW    JW    JW    JW    JW    Package Code    Part No.    JW    JW    Line1:    Product code    Line2:    Week code    Year code |                      |           |                           |   |  |  |  |
| PIN CONFIGURATION                                                                                                                                                                                                                                           |                      |           |                           |   |  |  |  |
|                                                                                                                                                                                                                                                             | то                   | P VIEW    |                           |   |  |  |  |
| SW 1 0 PVIN<br>SW 2 11 0 PVIN<br>SW 3 0ND 0 SVIN<br>PG 4 7 SS<br>EN 6 FB<br>DFN3x3-10                                                                                                                                                                       |                      |           |                           |   |  |  |  |
| ABSOLUTE MAXIMUM RATING <sup>1)</sup>                                                                                                                                                                                                                       |                      |           |                           |   |  |  |  |

| PVIN,SVIN,SS,FB,EN,PG Pin           | -0.3V to                               | 6V   |
|-------------------------------------|----------------------------------------|------|
| SW Pin                              | 0.3V(-2.2V for 10ns) to 6V(6.4V for 10 | )ns) |
| Junction Temperature. <sup>2)</sup> |                                        | 2    |
| Lead Temperature                    |                                        | 0°C  |
| Storage Temperature                 | -65°C to +150                          | °C   |

# **RECOMMENDED OPERATING CONDITIONS**

| Input Voltage VIN              | 2.5V to 5.5V  |
|--------------------------------|---------------|
| Output Voltage Vout            | 0.6V to VIN   |
| Operating Junction Temperature | 40°C to 125°C |

# THERMAL PERFORMANCE<sup>3)</sup>

| THERMAL PERFORMANCE <sup>3)</sup> | $	heta_{\scriptscriptstyle J\!A}$ | $	heta_{\scriptscriptstyle J\!c}$ |
|-----------------------------------|-----------------------------------|-----------------------------------|
| DFN3×3-10                         | 60                                | 8ºC/W                             |

Note:

- Exceeding these ratings may damage the device. These stress ratings do not imply function operation of the device 1) at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JW5255 includes thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

| VIN=5V, $T_A$ =25 °C, unless otherwise stated.                 |                           |                                                                      |       |      |       |       |
|----------------------------------------------------------------|---------------------------|----------------------------------------------------------------------|-------|------|-------|-------|
| ltem                                                           | Symbol                    | Condition                                                            | Min.  | Тур. | Max.  | Units |
| V <sub>IN</sub> Under Voltage Lockout Threshold                | V <sub>IN_UVLO</sub>      | V <sub>IN</sub> rising                                               | 2.3   | 2.4  | 2.5   | V     |
| V <sub>IN</sub> Under Voltage Lockout Hysteresis <sup>4)</sup> | V <sub>IN_UVLO_HYST</sub> | V <sub>IN</sub> falling                                              |       | 200  |       | mV    |
| Shutdown Current                                               | I <sub>SHDN</sub>         | $V_{IN}$ =5.5V, $V_{EN}$ 0V                                          |       | 0.1  | 1     | μA    |
| Quiescent Current                                              | IQ                        | V <sub>EN</sub> =5V, I <sub>OUT</sub> =0A,<br>V <sub>FB</sub> =0.7V  |       | 60   | 90    | μA    |
| Regulated Feedback Voltage                                     | V <sub>FB</sub>           | 2.5V <v<sub>IN&lt;5.5V</v<sub>                                       | 0.591 | 0.6  | 0.609 | v     |
| PFET On Resistance <sup>4)</sup>                               | $R_{DSON_P}$              | V <sub>IN</sub> =3.6V,<br>I <sub>SW</sub> =200mA                     |       | 40   | 5     | mΩ    |
| NFET On Resistance <sup>4)</sup>                               | R <sub>DSON_N</sub>       | V <sub>IN</sub> =3.6V,<br>I <sub>SW</sub> =-200mA                    | 0     | 30   |       | mΩ    |
| PFET Leakage Current                                           | I <sub>LEAK_P</sub>       | V <sub>IN</sub> =5.5V, V <sub>EN</sub> =0V,<br>V <sub>SW</sub> =0V   | 3     |      | 1     | uA    |
| NFET Leakage Current                                           | I <sub>LEAK_N</sub>       | V <sub>IN</sub> =5.5V, V <sub>EN</sub> =0V,<br>V <sub>SW</sub> =5.5V | 5     |      | 1     | uA    |
| PFET Current Limit <sup>4)</sup>                               | I <sub>LIM_TOP</sub>      |                                                                      |       | 9    |       | А     |
| NFET Current Limit <sup>4)</sup>                               | I <sub>LIM_BOT</sub>      |                                                                      |       | 6    |       | А     |
| Switch Frequency                                               | F <sub>SW</sub>           | I <sub>OUT</sub> =2A                                                 |       | 1.0  |       | MHz   |
| Minimum On Time <sup>4)</sup>                                  | T <sub>ON_MIN</sub>       | 7                                                                    |       | 60   |       | ns    |
| Maximum Duty Cycle <sup>4)</sup>                               | D <sub>MAX</sub>          |                                                                      |       |      | 100   | %     |
| EN Rising threshold voltage                                    | V <sub>EN_H</sub>         | $V_{EN}$ rising, FB=0.3V                                             |       | 1.2  | 1.35  | V     |
| EN Falling threshold voltage                                   | V <sub>EN_L</sub>         | $V_{EN}$ falling, FB=0.3V                                            | 0.9   | 1    |       | V     |
| POK High Threshold                                             | V <sub>POKH</sub>         | V <sub>FB</sub> rising                                               | 655   | 675  | 695   | mV    |
| POK Low Threshold                                              | V <sub>POKL</sub>         | V <sub>FB</sub> falling                                              | 500   | 525  | 550   | mV    |
| Soft-start Time <sup>4)</sup>                                  | t                         | Css=100nF                                                            |       | 6    |       | ms    |
|                                                                | t <sub>ss</sub>           | Without Css 1                                                        |       | 1    |       | ms    |
| Thermal Shutdown Threshold <sup>4)</sup>                       | T <sub>SHDN</sub>         |                                                                      |       | 150  |       | °C    |
| Thermal Shutdown Hysteresis <sup>4)</sup>                      | T <sub>HYST</sub>         |                                                                      |       | 20   |       | °C    |

#### Note:

4) Guaranteed by design

### **PIN DESCRIPTION**

| Pin<br>DFN3×3-10 | Name | Description                                                                                        |  |  |  |
|------------------|------|----------------------------------------------------------------------------------------------------|--|--|--|
| 1,2,3            | SW   | SW is the switching node that supplies power to the output, and the three pins must be             |  |  |  |
| 1,2,0            | 0.11 | connected together, Connect the output LC filter from SW to the output load.                       |  |  |  |
| 4                | PG   | Open drain output. Connect a $10 K\Omega$ resistor from POK to input. POK is high when $V_{FB}$ is |  |  |  |
| 4                | FG   | within +/-12.5% of V <sub>REF</sub> .                                                              |  |  |  |
| 5                | EN   | Drive EN pin high to turn on the regulator and low to turn off the regulator.                      |  |  |  |
| â                | 50   | Output feedback pin. FB senses the output voltage and is regulated by the control loop to          |  |  |  |
| 6                | FB   | 0.6V. Connect a resistive divider at FB.                                                           |  |  |  |
| 7                |      | Soft start programming pin. Connect a capacitor from this pin to ground to program the             |  |  |  |
| 7 SS             |      | soft start time.                                                                                   |  |  |  |
| 8                | SVIN | Signal power input pin. Decouple this pin to GND pin with at least 1uF ceramic capacitor.          |  |  |  |
|                  |      | Power input pin. VIN supplies power to the IC. Connect a 2.5V to 5.5V supply to VIN and            |  |  |  |
| 9.10 PVIN        |      | bypass VIN to GND with a suitably large capacitor to eliminate noise on the input to the           |  |  |  |
|                  |      | IC.                                                                                                |  |  |  |
| 11               | GND  | Ground pin.                                                                                        |  |  |  |



### **TYPICAL PERFORMANCE CHARACTERISTICS**

Vin =5V, Vout = 1.8V, L = 0.47 $\mu$ H, Cout = 2\*47 $\mu$ F, TA = +25°C, unless otherwise noted

5A LOAD

Startup through Enable

Steady State Test 5A LOAD



EN 2V/div Vo 1V/div SW 2V/div IL SA/div 800us/div Shutdown through Enable 5A LOAD



Heavy Load Operation



Short Circuit Protection

lout=5A→ Short



Medium Load Operation 2.5A LOAD



Light Load Operation



#### Short Circuit Recovery lout= Short→5A



Load Transient

Cff=220pF  $0.5A \text{ LOAD} \rightarrow 5A \text{ LOAD} \rightarrow 0.5A \text{ LOAD}$ 



### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)



Vin=5V, Vout=1.2V/1.8V/3.3V, L=0.47uH, Cout=2\*47uF, TA = +25°C, unless otherwise noted

Figure 1. Efficiency vs Load Current





### FUNCTIONAL DESCRIPTION

The JW5255 is a constant on-time control, synchronous, step-down regulator. It regulates input voltages from 2.5V~5.5V down to an output voltage as low as 0.6V, and is capable of supplying up to 5A of load current.

#### **Constant On-time Control**

The JW5255 utilizes constant on-time control to regulate the output voltage. The output voltage is measured at the FB pin through a resistive voltage divider and the error is amplified by the internal transconductance error amplifier.

Output of the internal error amplifier is compared with the switch current measured internally to control the output current limit.

#### **PFM Mode**

The JW5255 operates in PFM mode at light load. In PFM mode, switch frequency is continuously controlled in proportion to the load current, i.e. switch frequency decreases when load current drops to boost power efficiency at light load by reducing switch-loss, while switch frequency increases when load current rises, minimizing output voltage ripples.

#### Shut-Down Mode

The JW5255 operates in shut-down mode when voltage at EN pin is driven below 0.4V. In shut-down mode, the entire regulator is off and the supply current consumed by the JW5255 drops below 1uA.

#### **Power Switches**

P-channel and N-channel MOSFET switches are integrated on the JW5255 to down convert the input voltage to the regulated output voltage.

#### **Short Circuit Protection**

When output is shorted to ground, the switching frequency is reduced to prevent the inductor current from increasing beyond PFET current limit. If short circuit condition holds for more than 1024 cycles, both PFET and NFET are forced off and can be enabled again after 8mS. This procedure is repeated as long as short circuit condition is not removed.

#### **FB Short Circuit Protection**

When FB is shorted to ground and holds for more 16 cycles, NFET will be turned off after inductor current drops to zero, and then both PFET and NFET are latched off. When short circuit condition is removed, it can be recovery.

#### **Thermal Protection**

When the temperature of the JW5255 rises above 150°C, it is forced into thermal shut-down. Only when core temperature drops below 130°C can the regulator becomes active again.

### **APPLICATION INFORMATION**

#### **Output Voltage Set**

The output voltage is determined by the resistor divider connected at the FB pin, and the voltage ratio is:

$$v_{FB} = v_{OUT} \cdot \frac{R_4}{R_4 + R_3}$$

where  $\mathsf{VFB}$  is the feedback voltage and  $\mathsf{VOUT}$  is the output voltage.

Choose R4 around  $10k\Omega$ , and then R3 can be calculated by:

$$R_3 = R_4 \left(\frac{V_{OUT}}{0.6V} - 1\right)$$

Too large resistance and the following table lists the recommended values.

#### **Input Capacitor**

The input capacitor is used to supply the AC input current to the step-down converter and maintaining the DC input voltage. The ripple current through the input capacitor can be calculated by:

$$I_{C1} = I_{LOAD} \cdot \sqrt{\frac{V_{OUT}}{V_{IN}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}$$

where ILOAD is the load current, VOUT is the output voltage, VIN is the input voltage.

Thus the input capacitor can be calculated by the following equation when the input ripple voltage is determined.

$$c_{1} = \frac{I_{LOAD}}{f_{s} \cdot \Delta V_{IN}} \cdot \frac{V_{OUT}}{V_{IN}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

where C1 is the input capacitance value, fs is the switching frequency,  $\bigtriangleup V \mbox{IN}$  is the input ripple

voltage.

The input capacitor can be electrolytic, tantalum or ceramic. To minimizing the potential noise, a small X5R or X7R ceramic capacitor, i.e. 0.1uF, should be placed as close to the IC as possible when using electrolytic capacitors.

A 2\*22uF ceramic capacitor is recommended in typical application.

#### **Output Capacitor**

The output capacitor is required to maintain the DC output voltage, and the capacitance value determines the output ripple voltage. The output voltage ripple can be calculated by:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{s}} \cdot L} \cdot \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \cdot \left(R_{\text{ESR}} + \frac{1}{8 \cdot f_{\text{s}} \cdot C_2}\right)$$

where C<sub>2</sub> is the output capacitance value and RESR is the equivalent series resistance value of the output capacitor.

The output capacitor can be low ESR electrolytic, tantalum or ceramic, which lower ESR capacitors get lower output ripple voltage.

The output capacitors also affect the system stability and transient response, and a 47uF~ 2\*47uF ceramic capacitor is recommended in typical application.

#### Inductor

4

The inductor is used to supply constant current to the output load, and the value determines the ripple current which affect the efficiency and the output voltage ripple. The ripple current is typically allowed to be 40% of the maximum switch current limit, thus the inductance value can be calculated by:

$$L = \frac{V_{OUT}}{f_{s} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

where VIN is the input voltage, VOUT is the output voltage, fs is the switching frequency, and  $\triangle$ IL is the peak-to-peak inductor ripple current.

#### **Snubber Circuit**

In order to minimize the SW negative spike voltage, a resistor in series with a capacitor circuit is recommended between SW pin and GND pin. Choose R5 around  $4.7\Omega$  and C5 around 2.2nF.

the guidelines as reference.

- Place the input decoupling capacitor as close to JW5255 (VIN pin and PGND) as possible to eliminate noise at the input pin. The loop area formed by input capacitor and GND must be minimized.
- Put a 0.1uF input ceramic capacitor as close to the IC as possible to eliminate the interference from the input source.
- 3. Put the feedback trace as far away from the inductor and noisy power traces as possible.
- 4. The ground plane on the PCB should be as large as possible for better heat dissipation.



Figure 1. PCB Layout Recommendation



### **PCB Layout Note**

For minimum noise problem and best operating performance, the PCB is preferred to following

### **External Components Suggestions:**

| Vout(V) | R4(kΩ) | R3(kΩ) | Inductor L(uH) | Cout(uF) |
|---------|--------|--------|----------------|----------|
| 1       | 15     | 10     | 0.47~0.68      | 2*47     |
| 1.2     | 20     | 20     | 0.47~0.68      | 2*47     |
| 1.8     | 10     | 20     | 0.47~1         | 47~2*47  |
| 2.5     | 11     | 34.8   | 0.47~1         | 47~2*47  |
| 3.3     | 11     | 49.9   | 0.47~1         | 47~2*47  |



### **REFERENCE DESIGN**

#### Reference 1:

 $V_{IN}$  : 2.5V ~ 5.5 V  $V_{OUT}$ : 1.8V  $I_{OUT}$ : 0~5A

L 0.47uH Vin 2.5V~5.5V Vout PVIN SW 1.8V/5A **PVIN** sw R1 R₅ ~₽ Rз  $C_{\text{ff}}$ R2 ş sw 20k (opt.) **10** Ω 10k 4.7R C1 SVIN GND FB 22uF×2  $C_5$ C2 2.2nF PG C<sub>3</sub> SS R4 47µF×2 1uF C4 10k OFFON EN JW5255 (Opt **Reference 2:**  $V_{IN}$  : 4.2V ~ 5.5V V<sub>OUT</sub>: 3.3V 0~5A I<sub>OUT</sub> : L 0.47uH Vin 4.2V~5.5V Vout 3.3V/5A PVIN SW PVIN sw Rз R1 R₂ **\$**  $C_{\rm ff}$ sw 49.9k **10** Ω (opt.) 10k C1 SVIN GND FB 22uF×2  $C_5$ C2 2.2nF C<sub>3</sub> PG R4 SS 47µFx2 1uF 11k OFFON C4 ..... EN JW5255 Opt.

# PACKAGE OUTLINE



### **IMPORTANT NOTICE**

- Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Copyright © 2018 JW5255 Incorporated.

All rights are reserved by Joulwatt Technology Inc.